## SVKM's NMIMS MUKESH PATEL SCHOOL OF TECHNOLOGY MANAGEMENT & ENGINEERING

| Pro                                  | gramme: MBA Tech (Computer)                                                                                                                                                                                                                                                | Year:         | II                                                   | Semester: III                 |          |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------------------------------------------|-------------------------------|----------|
|                                      | Academic Ye                                                                                                                                                                                                                                                                | ar: 2017-     | 2018                                                 |                               |          |
|                                      | oject: Computer Organization & Architecter 25 November 2017                                                                                                                                                                                                                |               | Marks: 70<br>Time: 2.00<br>Durations:<br>No. of Page |                               |          |
|                                      | ions: Candidates should read carefully the inver Book, which is provided for their use.                                                                                                                                                                                    | nstruction    | printed on the                                       | question paper and on the     | cover of |
| 2) (<br>3) I<br>4) A<br>5) A<br>6) I | Question 1 is compulsory. Out of remaining question, attempt any 4 question all 5 question to be attempted. All question carry equal marks. Answer to each new question to be started on Figuresin brackets on the right hand side indicessume suitable data if necessary. | afresh pag    |                                                      | it.                           |          |
| Q.1 a.                               | Elaborate the functions of the following:  i. Program counter  ii. Memory address register  iii. Instruction register  iv. Memory buffer register  v. Accumulator                                                                                                          |               |                                                      |                               | [5]      |
| b.                                   | Explain with the help of instruction cycle sta                                                                                                                                                                                                                             | ate diagram,  | , how an instruc                                     | tion is executed.             | [6]      |
| c.                                   | What is computer architecture? How it is diff                                                                                                                                                                                                                              | ferent from   | computer organ                                       | nization?                     | [3]      |
| Q.2 a.                               | Explain program flow of control without and                                                                                                                                                                                                                                | d with interr | upts.{consider                                       | WRITE interrupts}             | [8]      |
| b.                                   | Consider the following block reference string 0, 2, 1, 6, 4, 0, 1, 0, 3, 1, 2, 1  How many page fault would occur for the form a cache memory?  i. FIFO  ii. LRU                                                                                                           |               | ock replacemen                                       | at algorithm assuming 4 lines | [6]      |
| Q.3 a.                               | Consider a main memory of 32 GB, cache n memory address(i.e tag, line,set, offset) alon the following scheme.  {consider system is of byte addressable mem i. Direct mapping                                                                                               | ng with tag   |                                                      |                               | [9]      |

Set-Associative(consider-set size=4)
Fully associative

b. List & explain the different types cache memories.

ii. iii.

[5]

| Q.4 | a.             | Multiplication. Give Flow table of the multiplication.                                                                                                           | [/]   |
|-----|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
|     | b.             | Explain floating point arithmetic with suitable example.                                                                                                         | [7]   |
| Q.5 | a.             | Explain the following mode of transfer:  i. Programmed I/O  ii. Interrupt Driven I/O  iii. Direct Memory Access                                                  | [7]   |
|     | b.             | What is Structural dependency in a pipelined processor? How can we resolve this.                                                                                 | [5]   |
|     | c.             | Calculate (22-26) in 5-bit using 2's complement.                                                                                                                 | [2]   |
| Q.6 | a.             | Explain Micro programmed control unit with diagram.                                                                                                              | [8]   |
|     |                |                                                                                                                                                                  |       |
|     | b.             | List & explain all the pipeline hazards in detail.                                                                                                               | [6]   |
| Q.7 | a.<br>b.<br>c. | Write a short note on any TWO:- Static RAM and Dynamic RAM with diagram of single bit storage cell Flynn's classification Synchronous and Asynchronus bus timing | [7X2] |